I am Shivam Potdar!
and I have a website π
I am Shivam Potdar!
and I have a website π
WARP-V is an open-source RISC-V CPU core generator written in TL-Verilog.
The OpenPiton Platform
Forked from stevehoover/warp-v
WARP-V is an open-source RISC-V CPU core generator written in TL-Verilog.
Verilog
Interface gas sensor module with the Firebird robot
Interfacing Bluetooth module HC-05 with Firebird Robot
Makefile 1
Forked from TL-X-org/tlv_flow_lib
Generic transaction flow components (like FIFOs, arbitors, and stall pipelines) for Transaction-Level Verilog
M4